Design of Operational Trans conductance Amplifier in 0.18µm Technology

# SHWETA KARNIK<sup>#1</sup>, AJAY KUMAR KUSHWAHA<sup>#2</sup>, PRAMOD KUMAR JAIN<sup>#3</sup>, D. S. AJNAR<sup>4</sup>,

#1, 2, 3,4 Micro Electronics and VLSI design \*\* Electronics & Instrumentation Engineering Department, SGSITS, Indore,(M.P.)India

**Abstract**- This paper presents design concept of Operational Transconductance Amplifier (OTA). The 0.18µm CMOS process is used for Design and Simulation of this OTA. This OTA having a bias voltage 1.8 with supply voltage 1.8 V. The design and Simulation of this OTA is done using CADENCE Spectere environment with UMC 0.18µm technology file. The Simulation results of this OTA shows that the open loop gain of about 71 dB which having GBW of 37 KHz. This OTA is having CMRR of 90 dB and PSRR of 85 dB. This OTA having power dissipation of 10 mW and Slew Rate 2.344 V/µsec.

*Keywords-* OTA, Cadence, CMRR, PSRR, Power Dissipation, CMOS IC Design.

## **1. INTRODUCTION**

Due to recent development in VLSI technology the size of transistors decreases and power supply also decreases. The OTA is a basic building block in most of analogue circuit with linear input-output characteristics. The OTA is widely used in analogue circuit such as neural networks, Instrumentation amplifier, ADC and Filter circuit. The operational Transconductance Amplifier (OTA) is basically similar to conventional Operational Amplifiers in which both having Differential inputs. The basic difference between OTA and conventional operational Amplifier is that in OTA the output is in form of current but in conventional Op-Amps output is in form of Voltage.

This paper is organized as follows. Section II describes brief description about operational Transconductance Amplifier (OTA) design. Section IV describes Simulation Results of OTA. Section IV describes the conclusion of this paper.

## 2. OPERATIONAL TRANSCONDUCTANCE AMPLIFIER (OTA) DESIGN

Figure 1 shows the schematic diagram of Operational Transconductance Amplifier (OTA). In this OTA the supply voltage is VDD= 1.8V. In the below circuit of OTA the Transistors, M11\_1 and M11 work as a constant current source and Transistors M1, M2 and M3 works as two current mirror 'pairs'. The Transistors M4, M5, M6 and M7 are the Differential amplifier.

The Transistor M8 is an output amplifier stage. The design parameters of this OTA are shown in below table I.

There are several different OTA's are used in which this OTA is a simple OTA with low supply voltage and high gain. The Op-amp is characterized by various parameters like open loop gain, Bandwidth, Slew Rate, Noise and etc. The performance Measures are fixed Due to Design parameters such as Transistors size, Bias Voltage and etc. In this paper we describe design of OTA amplifier and this design is done in 0.18µm technology.



Figure 1: Operational Tran conductance Amplifier

## International Journal of Modern Engineering Research (IJMER) www.ijmer.com Vol.2, Issue.1, pp-01-03 ISSN: 2249-6645

| TABLE I<br>TRANSISTOR SIZE |         |  |
|----------------------------|---------|--|
| Device                     | W/L(µm) |  |
| M1,M2,M3                   | 40/0.6  |  |
| M4,M5                      | 20/0.6  |  |
| M6,M7,M8,M9                | 42/0.6  |  |
| M8,M9                      | 50/0.6  |  |
| M10,M11                    | 60/0.6  |  |
| M12,M13                    | 0.8/0.6 |  |

# **3. SIMULATION RESULTS**

The design of this Operational Transconductance Amplifier (OTA) is done using Cadence Tool. The Simulation results are done using Cadence Spectre environment using UMC 0.18  $\mu$ m CMOS technology. The simulation result of the OTA shows that the open loop gain of approximately 71 dB. The OTA has GBW of about 37 KHz.

The Table II shows that the simulated results of the OTA. The AC response which shows gain and phase change with frequency is shown in figure 2. Figure 3 shows the DC sweep response of This OTA. The Transient response with input in pulse is shown in figure 4. Figure 5 illustrates PSRR variations with frequency. The variation in CMRR is shown in figure 6.

The simulated results of this OTA shows that PSRR of 85 dB and CMRR of 90 dB.

| Creations      | Simulated |
|----------------|-----------|
| Specifications | Simulated |
|                |           |
| CMOS           | 0.18µm    |
| technology     | •         |
| Open loop gain | 71 dB     |
|                |           |
| Supply voltage | 1.8 V     |
|                |           |
| Bias           | 1.8V      |
| Voltage        |           |
| PSRR           | 85 dB     |
|                |           |
| CMRR           | 90 dB     |
|                |           |
|                |           |

| TABLE II                       |   |
|--------------------------------|---|
| IMULATED CHARACTERSTICS OF OTA | ł |



Figure 2: Shows AC response which shows gain and phase change with frequency.





## International Journal of Modern Engineering Research (IJMER) www.ijmer.com Vol.2, Issue.1, pp-01-03 ISSN: 2249-6645

P3RR Respons

Figure 5: PSRR change with frequency.



Figure 6: Change in CMRR with frequency

# 4. CONCLUSION

In this paper we present a simple Operational Transconductance Amplifier (OTA) topology for low voltage and low power applications. This OTA can be used in low power, low voltage and high time constant applications such process controller, physical transducers and small battery operated devices. This work can be used in filter design, ADC design and instrumentation amplifiers because of its high gain, high CMRR and low power consumption.

# **5. REFERENCES**

[1] J. H. Botma, R.F. Wassenaar, R. J. Wiegerink, "A low voltage CMOS Op Amp with a rail-to-rail constant-gm input stage and a class AB rail-to-rail output stage", IEEE 1993 ISCAS, Chicago, pp.1314-1317.

[2] Paul R. Gray, Paul L.Hurst, Stephan H.Lewis and Robort G.Mayer "Analysis and design of analog integrated circuits",Forth Edition, John Wiley & sons, inc.2001, pp.425-439.

[3] Adel S. Sedra, Kenneth C.Smith "Microelectronic Circuits", Oxford university press, Fourth edition ,2002,pp.89-91.

[4] Jin Tao Li, Sio Hang Pun, Peng Un Mak and Mang I Vai "Analysis of Op-Amp Power-Supply Current Sensing Current-Mode Instrumentation Amplifier for Biosignal Acquisition System",IEEE conference,August-2008,pp.2295-2298.

[5] Y. Tsividis, Operation and Modeling of the MOS Transistor, 2nd ed. Boston, MA: McGraw-Hill, 1998.

[6] D. A. Johns and K. Martin, Analog Integrated Circuit Design. New York: Wiley, 1997.

[7] Phillip E. Allen and Douglas R. Holberg "CMOS analog circuit design", second edition, Oxford university press, 2007, pp. 269-274.

Authors Profile: SHWETA KARNIK



MTECH degree in Microelectronics and VLSI Design from SGSITS Indore 2012, working in the field of VLSI Design. B.E degree in Bio-Medical Engineering from Rajiv Gandhi technical university Bhopal ,INDIA in 2009.

# AJAY KUMAR KUSHWAHA



MTECH degree in Microelectronics and VLSI Design from SGSITS Indore 2011, working in the field of analog design B.E. degree electronics and communication engineering from Rajiv Gandhi technical university Bhopal 2009. He is now working as Asst. Prof. in Department of Electronics & Communication Engineering, MITM, Indore (M.P.),

# PRAMOD KUMAR JAIN



He has received the B.E. degree in Electronics and communication Engineering from D.A.V.V. University, India in 1987 and M.E. Degree in Digital Techniques & Instrumentation Engineering from Rajiv Gandhi Technical University Bhopal, India in1993. He has been teaching and in research Profession since 1988.He is now working as Reader in Department of Electronics & Instrumentation Engineering, S.G.S.I.T.S Indore, His interest of research in Analog and digital system design.

#### D. S. AJNAR



He has received the B.E. degree in Electronics and Communication Engineering from D.A.V.V. University, India in 1993 and M.E. Degree in Digital Techniques & Instrumentation Engineering from Rajiv Gandhi Technical University Bhopal, India in 2000. He has been teaching and in research Profession since 1995. He is now working as Reader in Department of Electronics & Instrumentation Engineering, S.G.S.I.T.S Indore, India. His interest of research is in Designing of analog filter and Current conveyer.